



Datasheet

Sourcelight

## 56G QSFP+ Active Optical Cable 100m

SLQS-56AOC-XX



### **Overview**

56G QSFP AOC active optic cables are a high performance, low power consumption, long reach interconnect solution supporting InfiniBand FDR/QDR/DDR/SDR,16G/10G/8G/4G/2G fiber channel , PCIe and SAS. It is compliant with the QSFP MSA and IEEE P802.3ba 40GBASE-SR4.

Sourcelight 56G QSFP AOC is an assembly of 4 full-duplex lanes, where each lane is capable of transmitting data at rates up to 14.025Gb/s, providing an aggregated rate of 56Gb/s.

#### **Features**

- Full duplex 4CH 850nm parallel active optical cable
- Transmission datarate up to 14.025Gbit/s per channel
- SFF-8436 QSFP+ compliant
- Hot pluggable electrical interface
- Differential AC-coupled high speed data interface
- ♦ 4 channels 850nm VCSEL array
- 4 channels PIN photo detector array
- Maximum link length of 100m on OM3 Multimode Fiber (MMF) and 150m on OM4 MMF
- ◆ Low power consumption<1.5w
- Operating case temperature 0°C to +70°C
- 3.3V power supply voltage
- RoHS 6 compliant

### **Applications**

- InfiniBand FDR
- ♦ 16x Fibre Channel
- PCI-e3.0
- Proprietary High Speed Interconnections
- ♦ SAS 3.0

### **Ordering Information**

| Part Number    | Product Description                                          |  |  |  |
|----------------|--------------------------------------------------------------|--|--|--|
| SLQS-56AOC-XX  | 56G QSFP+ Active Optical Cable, 100m on OM3 MMF, 0ºC ~ +70ºC |  |  |  |
| XX:01~100, 1~: | 100 Length in meters. (OM4 fiber is available)               |  |  |  |

www.sourcelight.com.cn



Your Total Optical Solution

Datasheet

### **Absolute Maximum Ratings**

| Parameter                  | Symbol | Min  | Max     | Unit |
|----------------------------|--------|------|---------|------|
| Supply Voltage             | Vcc    | -0.3 | 3.6     | V    |
| Input Voltage              | Vin    | -0.3 | Vcc+0.3 | V    |
| Storage Temperature        | Tst    | -20  | 85      | °C   |
| Case Operating Temperature | Тор    | 0    | 70      | °C   |
| Humidity (non-condensing)  | Rh     | 5    | 95      | %    |

## **Recommended Operating Conditions**

| Parameter                  | Symbol | Min  | Typical | Max    | Unit |
|----------------------------|--------|------|---------|--------|------|
| Supply Voltage             | Vcc    | 3.13 | 3.3     | 3.47   | V    |
| Operating Case temperature | Тса    | 0    |         | 70     | °C   |
| Data Rate Per Lane         | fd     | 2.5  |         | 14.025 | Gbps |
| Humidity                   | Rh     | 5    |         | 85     | %    |
| Power Dissipation          | Pm     |      |         | 1.5    | W    |
| Fiber Bend Radius          | Rb     | 3    |         |        | cm   |

## **Specifications**

| Parameter                                          | Symbol | Min     | Typical | Max  | Unit  |
|----------------------------------------------------|--------|---------|---------|------|-------|
| Differential input impedance                       | Zin    | 90      | 100     | 110  | ohm   |
| Differential Output impedance                      | Zout   | 90      | 100     | 110  | ohm   |
| Differential input voltage amplitude<br>aAmplitude | ΔVin   | 300     |         | 1100 | mVp-p |
| Differential output voltage amplitude              | ΔVout  | 500     |         | 800  | mVp-p |
| Skew                                               | Sw     |         |         | 300  | ps    |
| Bit Error Rate                                     | BR     |         |         | E-12 |       |
| Input Logic Level High                             | VIH    | 2.0     |         | VCC  | V     |
| Input Logic Level Low                              | VIL    | 0       |         | 0.8  | V     |
| Output Logic Level High                            | VOH    | VCC-0.5 |         | VCC  | V     |
| Output Logic Level Low                             | VOL    | 0       |         | 0.4  | V     |

#### Note:

- 1. BER=10^-12; PRBS 2^31-1@10.3125Gbps.
- 2. Differential input voltage amplitude is measured between  $\mathsf{TxnP}$  and  $\mathsf{TxnN}$
- 3. Differential output voltage amplitude is measured between RxNP and RxnN

```
www.sourcelight.com.cn
```



Datasheet

# **Optical Characteristics**

| Parameter                                              | Symbol        | Min                  | Typical               | Max  | Unit | Notes |
|--------------------------------------------------------|---------------|----------------------|-----------------------|------|------|-------|
| Transmitter                                            |               |                      |                       |      |      |       |
| Centre Wavelength                                      | $\lambda_{c}$ | 840                  | 850                   | 860  | nm   | -     |
| RMS spectral width                                     | Δλ            | -                    | -                     | 0.65 | nm   | -     |
| Average launch power, each lane                        | Pout          | -7.5                 | -                     | 2.5  | dBm  | -     |
| Difference in launch power between any two lanes (OMA) |               |                      |                       | 4    | dB   | -     |
| Extinction Ratio                                       | ER            | 3                    | -                     | -    | dB   | -     |
| Peak power, each lane                                  |               |                      |                       | 4    | dBm  | -     |
| Transmitter and dispersion penalty (TDP), each lane    | TDP           |                      |                       | 3.5  | dB   | -     |
| Average launch power of OFF transmitter, each lane     |               |                      |                       | -30  | dB   | -     |
| Eye Mask coordinates:<br>X1, X2, X3, Y1, Y2, Y3        |               | SPECIF<br>0.23, 0.34 | Hit Ratio =<br>5x10-5 |      |      |       |
|                                                        |               | Receive              | r                     |      |      |       |
| Centre Wavelength                                      | $\lambda_{c}$ | 840                  | 850                   | 860  | nm   | -     |
| Stressed receiver sensitivity in OMA, each lane        |               |                      |                       | -5.4 | dBm  | 1     |
| Maximum Average power at receiver input, each lane     |               |                      |                       | 2.4  | dBm  | -     |
| Receiver Reflectance                                   |               |                      |                       | -12  | dB   | -     |
| Peak power, each lane                                  |               |                      |                       | 4    | dBm  | -     |
| LOS Assert                                             |               | -30                  |                       |      | dBm  | -     |
| LOS De-Assert – OMA                                    |               |                      |                       | -7.5 | dBm  | -     |
| LOS Hysteresis                                         |               | 0.5                  |                       |      | dB   | -     |

Note:

1. Measured with conformance test signal at TP3 for BER = 10e-12

# **Pin Descriptions**

| Pin | Logic | Symbol | Name/Description                    | Ref. |
|-----|-------|--------|-------------------------------------|------|
| 1   |       | GND    | Module Ground                       | 1    |
| 2   | CML-I | Tx2-   | Transmitter inverted data input     |      |
| 3   | CML-I | Tx2+   | Transmitter non-inverted data input |      |
| 4   |       | GND    | Module Ground                       | 1    |
| 5   | CML-I | Tx4-   | Transmitter inverted data input     |      |

www.sourcelight.com.cn

Shenzhen Sourcelight Technology Co., Ltd. Tel: +86-755-81481986 Email: sales@sourcelight.com.cn



Your Total Optical Solution

## Datasheet

| 6  | CML-I      | Tx4+    | Transmitter non-inverted data input                 |   |
|----|------------|---------|-----------------------------------------------------|---|
| 7  |            | GND     | Module Ground                                       | 1 |
| 8  | LVTTL-I    | MODSEIL | Module Select                                       | 2 |
| 9  | LVTTL-I    | ResetL  | Module Reset                                        | 2 |
| 10 |            | VCCRx   | +3.3v Receiver Power Supply                         |   |
| 11 | LVCMOS-I   | SCL     | 2-wire Serial interface clock                       | 2 |
| 12 | LVCMOS-I/O | SDA     | 2-wire Serial interface data                        | 2 |
| 13 |            | GND     | Module Ground                                       | 1 |
| 14 | CML-0      | RX3+    | Receiver non-inverted data output                   |   |
| 15 | CML-0      | RX3-    | Receiver inverted data output                       |   |
| 16 |            | GND     | Module Ground                                       | 1 |
| 17 | CML-O      | RX1+    | Receiver non-inverted data output                   |   |
| 18 | CML-O      | RX1-    | Receiver inverted data output                       |   |
| 19 |            | GND     | Module Ground                                       | 1 |
| 20 |            | GND     | Module Ground                                       | 1 |
| 21 | CML-O      | RX2-    | Receiver inverted data output                       |   |
| 22 | CML-O      | RX2+    | Receiver non-inverted data output                   |   |
| 23 |            | GND     | Module Ground                                       | 1 |
| 24 | CML-O      | RX4-    | Receiver inverted data output                       |   |
| 25 | CML-O      | RX4+    | Receiver non-inverted data output                   |   |
| 26 |            | GND     | Module Ground                                       | 1 |
| 27 | LVTTL-O    | ModPrsL | Module Present, internal pulled down to GND         |   |
| 28 | LVTTL-O    | IntL    | Interrupt output, should be pulled up on host board | 2 |
| 29 |            | VCCTx   | +3.3v Transmitter Power Supply                      |   |
| 30 |            | VCC1    | +3.3v Power Supply                                  |   |
| 31 | LVTTL-I    | LPMode  | Low Power Mode                                      | 2 |
| 32 |            | GND     | Module Ground                                       | 1 |
| 33 | CML-I      | Tx3+    | Transmitter non-inverted data input                 |   |
| 34 | CML-I      | Tx3-    | Transmitter inverted data input                     |   |
| 35 |            | GND     | Module Ground                                       | 1 |
| 36 | CML-I      | Tx1+    | Transmitter non-inverted data input                 |   |
| 37 | CML-I      | Tx1-    | Transmitter inverted data input                     |   |
| 38 |            | GND     | Module Ground                                       | 1 |

#### Notes:

1. Module circuit ground is isolated from module chassis ground within the module

2. Open collector; should be pulled up with 4.7k - 10k ohms on host board to a voltage between 3.15V and 3.6V

www.sourcelight.com.cn



# **Power Supply Filtering**

The host board should use the power supply filtering shown in Figure3.



Figure 1. Host Board Power Supply Filtering

# **Timing for Soft Control and Status Functions**

| Parameter                         | Symbol       | Max  | Unit | Conditions                                                                                                                                                            |
|-----------------------------------|--------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initialization Time               | t_init       | 2000 | ms   | Time from power on <sup>1</sup> , hot plug or rising edge of Reset until the module is fully functional <sup>2</sup>                                                  |
| Reset Init Assert Time            | t_reset_init | 2    | μs   | A Reset is generated by a low level longer than the minimum reset pulse time present on the ResetL pin.                                                               |
| Serial Bus Hardware Ready<br>Time | t_serial     | 2000 | ms   | Time from power on <sup>1</sup> until module responds to data transmission over the 2-wire serial bus                                                                 |
| Monitor Data Ready Time           | t_data       | 2000 | ms   | Time from power on <sup>1</sup> to data not ready, bit 0 of Byte 2,<br>deasserted and IntL asserted                                                                   |
| Reset Assert Time                 | t_reset      | 2000 | ms   | Time from rising edge on the ResetL pin until the module is fully $\ensuremath{functional}^2$                                                                         |
| LPMode Assert Time                | ton_LPMode   | 100  | μs   | Time from assertion of LPMode (Vin:LPMode = Vih) until<br>module power consumption enters lower Power Level                                                           |
| IntL Assert Time                  | ton_IntL     | 200  | ms   | Time from occurrence of condition triggering IntL until Vout:IntL<br>= Vol                                                                                            |
| IntL Deassert Time                | toff_IntL    | 500  | μs   | Time from clear on read <sup>3</sup> operation of associated flag until<br>Vout:IntL = Voh. This includes deassert times for Rx LOS, Tx Fault<br>and other flag bits. |
| Rx LOS Assert Time                | ton_los      | 100  | ms   | Time from Rx LOS state to Rx LOS bit set and IntL asserted                                                                                                            |
| Tx Fault Assert Time              | ton_Txfault  | 200  | ms   | Time from Tx Fault state to Tx Fault bit set and IntL asserted                                                                                                        |
| Flag Assert Time                  | ton_flag     | 200  | ms   | Time from occurrence of condition triggering flag to associated flag bit set and IntL asserted                                                                        |
| Mask Assert Time                  | ton_mask     | 100  | ms   | Time from mask bit set <sup>4</sup> until associated IntL assertion is<br>inhibited                                                                                   |
| Mask Deassert Time                | toff_mask    | 100  | ms   | Time from mask bit cleared <sup>4</sup> until associated IntlL operation resumes                                                                                      |
| ModSelL Assert Time               | ton_ModSelL  | 100  | μs   | Time from assertion of ModSelL until module responds to data transmission over the 2-wire serial bus                                                                  |

www.sourcelight.com.cn

Shenzhen Sourcelight Technology Co., Ltd. Tel: +86-755-81481986 Email: sales@sourcelight.com.cn



| ModSelL Deassert Time                         | toff_ModSelL | 100 | μs | Time from deassertion of ModSelL until the module does not<br>respond to data transmission over the 2-wire serial bus |
|-----------------------------------------------|--------------|-----|----|-----------------------------------------------------------------------------------------------------------------------|
| Power_over-ride or<br>Power-set Assert Time   | ton_Pdown    | 100 | ms | Time from P_Down bit set <sup>4</sup> until module power consumption<br>enters lower Power Level                      |
| Power_over-ride or<br>Power-set Deassert Time | toff_Pdown   | 300 | ms | Time from P_Down bit cleared <sup>4</sup> until the module is fully functional3                                       |

#### Note:

- 1. Power on is defined as the instant when supply voltages reach and remain at or above the minimum specified value.
- 2. Fully functional is defined as IntL asserted due to data not ready bit, bit 0 byte 2 deasserted.
- 3. Measured from falling clock edge after stop bit of read transaction.
- 4. Measured from falling clock edge after stop bit of write transaction.

### **Mechanical Dimensions**



Figure 2. Mechanical Specifications

### References

- 1. Electrical interface compliant to QSFP+ (SFF-8436)
- 2. SFP+ connectors (SFF-8431)
- 3. All-metal housing for superior EMI performance

#### Shenzhen Sourcelight Technology Co., Ltd

Sourcelight Technology reserves the right to make changes to or discontinue any optical link product or service identified in this document without notice in order to improve design and/or performance. If you have any question regarding this specification sheet, please contact our sales representative or send email to sales@sourcelight.com.cn

www.sourcelight.com.cn